## Chapter 3

8086 Microprocessor

Pin Configuration & Functions



8086 is a 40 pin DIP using MOS technology.



#### 8086 – Functional Pin Diagram



## 8086 – Functional Pin Diagram





- 1) Supply pins (3 pins)
- 2) Clock related pins (3 pins)
- 3) Address & Data pins (21 pins)
- 4) Interrupt pins (2 pins)
- 5) Other Control pins (3 pins)
- 6) Mode Multiplexed signals (8 pins)



μP 8086





#### Pin Definitions:

- 3) Address & Data pins (21 pins)

  - $\square$  AD<sub>16</sub>/S<sub>3</sub>
  - $\square$  AD<sub>17</sub>/S<sub>4</sub>
  - $\square$  AD<sub>18</sub>/S<sub>5</sub>
  - AD<sub>19</sub> /S<sub>6</sub>
  - BHE/S7



μP 8086

## 8086 – Segment Selection

| S <sub>4</sub> | S <sub>3</sub> | Segment Selected        |
|----------------|----------------|-------------------------|
| 0              | 0              | Extra Segment           |
| 0              | 1              | Stack Segment           |
| 1              | 0              | CS/ No Segment Selected |
| 1              | 1              | Data Segment            |





#### Pin Definitions:

6) Mode Multiplexed signals (8 pins)

| MIN Mode  | MIN Mode |
|-----------|----------|
| HOLD      | DT/R     |
| HLDA      | M/IO     |
| <u>wr</u> | ALE      |
| DEN       | INTA     |



#### Pin Definitions:

6) Mode Multiplexed signals (8 pins)

| MAX Mode                          | MAX Mode        |
|-----------------------------------|-----------------|
| $\overline{RQ_0}/\overline{GT_0}$ | S <sub>1</sub>  |
| RQ <sub>1</sub> / GT <sub>1</sub> | S <sub>2</sub>  |
| LOCK                              | QS <sub>0</sub> |
| S <sub>0</sub>                    | QS <sub>1</sub> |



## 8086 – Machine Cycle

| S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Bus Cycle/ Machine Cycle |
|----------------|----------------|----------------|--------------------------|
| 0              | 0              | 0              | INTA Cycle               |
| 0              | 0              | 1              | I/O Read                 |
| 0              | 1              | 0              | I/O Write                |
| 0              | 1              | 1              | Halt                     |
| 1              | 0              | 0              | Opcode Fetch             |
| 1              | 0              | 1              | Memory Read              |
| 1              | 1              | 0              | Memory Write             |
| 1              | 1              | 1              | Inactive                 |

# 8086 – Queue Operation

| QS <sub>1</sub> | QS <sub>0</sub> | Segment Selected                              |
|-----------------|-----------------|-----------------------------------------------|
| 0               | 0               | NOP                                           |
| 0               | 1               | Opcode Fetch from Queue                       |
| 1               | 0               | Queue is cleared                              |
| 1               | 1               | Fetch remaining instruction bytes from Queue. |

# Thank You